Signal Processing in Neural Network using VLSI Implementation

S. R. Kshirsagar¹, Prof. A. O. Vyas²

¹Amravati University, Department of electronics & Telecommunication engineering,
G.H. raisoni college of engg & management, India
shilpak1804@gmail.com

²Amravati University, Department of electronics & Telecommunication engineering,
G.H. raisoni college of engg & management, India
nyasa.archana@gmail.com

Abstract: Artificial intelligence is realized based on many things like mathematical equations and artificial neurons. In the proposed design, we will mainly focus on the implementation of chip layout design for Feed Forward Neural Network Architecture (NNA) in VLSI for analog signal processing applications. The analog components like Gilbert Cell Multiplier (GCM), Adders, Neuron activation Function (NAF) are used in the implementation. This neural architecture is trained using Back propagation (BP) algorithm in analog domain with new techniques of weight storage.
We are using 45nm CMOS technology for layout designing and verification of proposed neural network. The proposed design of neural network will be verified for analog operations like signal amplification and frequency multiplication.

Keywords: Gilbert cell, neuron activation function, neural network, VLSI.

I. INTRODUCTION

Intelligence is the computational part of the ability to achieve goals in the world. This intelligence though a biological word is realized based on the mathematical equations, giving rise to the science of Artificial Intelligence (AI). To implement this intelligence artificial neurons are used.

These artificial neurons comprised of several analog components. The neuron selected is comprises of multiplier and adder along with the tan-sigmoid function. The training algorithm used is performed in analog domain thus the whole neural architecture is analog structure. The proposed technology is a step in the implementation of neural network architecture using back propagation algorithm. These artificial neurons, we are realizing by Analog components like multipliers, adders and differentiators. The electronic industry has achieved a phenomenal growth over last two decades, mainly due to rapid advances in integration technologies, large scale systems design – in short, due to the advent of VLSI technology. The number of applications of integrated circuits in high performance computing, telecommunications, and consumer has been rising steadily, and at a very fast pace [1].

Figure 1: layered neural network

The neural network is shown in the above figure. In this network, inputs are applied with the weight matrix, and then this weighted inputs of the adder are summed up. The output generated by adder blocks is given to the Neuron Activation function [2]. The output of activation function is multiplied by weights again and given to the input blocks of output layer. This layered structure of neural network is implemented in VLSI using analog components. Gilbert cell multiplier, adder and differential amplifier are used for different blocks.
II. RESULTS AND DISCUSSION

Gilbert cell
The Gilbert cell is used as the multiplier block [3]. The main building blocks of Gilbert cell are differential pair transistors, current mirror circuit. The schematic diagram, layout structure and simulation of the Gilbert cell is as shown below.

Schematic of Gilbert cell:
Figure 2 shows the schematic of Gilbert cell which is designed using DSCH3.1 tool.

Simulation of Gilbert Cell:
Figure 4 shows the voltage versus time response of Gilbert cell.

Neuron activation function
Validation is a critical aspect of any model construction. In this neural network we are using neuron activation function for validation. It will compare the input signal with the reference signal and then output will be generated. The schematic, VLSI layout and simulation of sigmoidal function is as shown below.

Neurons use sigmoidal type activation functions. Sigmoidal type functions allow simple networks the ability to describe complex surfaces. Nonlinear activation functions of neurons are essential for neural network operation. Such sigmoidal functions can be created in the differential pair [2].

Schematic of neuron activation function:
Figure 5 shows the schematic of neuron activation function which is designed using DSCH3.1 tool.
Layout of neuron activation function:
Following figure shows the layout of neuron activation function which is designed using microwind3.1 software, 45nm CMOS technology.

Simulation of neuron activation function:
Following figure 7 shows the voltage versus time response of neuron activation function.

Neural network for signal compression
Schematic of neural network for signal compression:
Figure 8 shows the schematic of neural network for signal compression. Here two analog signals are given as inputs and single signal is obtained at the output which is compressed signal [4].
Figure 9 shows the layout of neural network for signal compression.

Simulation of neural network for signal compression:
Figure 10 shows the voltage versus time response of neural network for signal compression.

Neural network for signal compression
Schematic of neural network for signal decompression:
Figure 11 shows the schematic of neural network for signal decompression. Here single analog signal is given as input, which is output generated by neural network for signal compression. Two output signals are produced which are same as inputs given to the neural network for signal decompression.

Layout of neural network for signal decompression:
The following figure 12 shows the layout of neural network for signal decompression which is designed using microwind 3.1 software in 45nm CMOS technology.

Simulation of neural network for signal decompression:
CONCLUSION

VLSI technology is the fastest growing field today. Considering the advancement of future technology and the advantage of 45 nm technology over 65 and 90 nm technology, the selection of 45nm technology for the proposed project was the proper choice of technology.

The VLSI implementation of a feed forward neural network for analog signal processing has been demonstrated in this project. To give an application oriented approach two analog signals are compressed and decompressed using the designed feed forward neural network and the simulation results are obtained in 45nm CMOS VLSI technology.

REFERENCES

[1] Jun Zhao, Yong Bin Kim “A Low-Power Digitally Controlled Oscillator for All Digital Phase-Locked Loops” VLSI Design Volume 2010
[3] Gilbert Multiplier by Ari Sharon, aris@cs, Ariel Zentner , relz@cs, ZachiSharvit, zachi@cs, Yaakov Goldberg, yaakov@cs